fdts: stm32mp1: move FDCAN to PLL4_R
authorAntonio Borneo <antonio.borneo@st.com>
Mon, 29 Jul 2019 12:46:16 +0000 (14:46 +0200)
committerYann Gautier <yann.gautier@st.com>
Thu, 3 Oct 2019 09:17:40 +0000 (11:17 +0200)
LTDC modifies the clock frequency to adapt it to the display. Such
frequency change is not detected by the FDCAN driver that instead
caches the value at probe and pretends to use it later.

This change fixes the issue by moving the FDCAN to PLL4_R,
leaving the LTDC alone on PLL4_Q.

Signed-off-by: Antonio Borneo <antonio.borneo@st.com>
Signed-off-by: Yann Gautier <yann.gautier@st.com>
Change-Id: I8230868b2b5fd6deb6e3f9dc3911030d8d484c58

fdts/stm32mp157a-avenger96.dts
fdts/stm32mp157a-dk1.dts
fdts/stm32mp157c-ed1.dts

index 9df72b44446a965e02a7ffe33b060fcf9407fcb2..907940c785429fe218ffbc155eb08c7d852e431e 100644 (file)
                CLK_UART6_HSI
                CLK_UART78_HSI
                CLK_SPDIF_PLL4P
-               CLK_FDCAN_PLL4Q
+               CLK_FDCAN_PLL4R
                CLK_SAI1_PLL3Q
                CLK_SAI2_PLL3Q
                CLK_SAI3_PLL3Q
index b17d50194e203081749d7813be2e4210b18d89c8..4ea83f7cde68dc5f4cdf9d12db0fcae1565ba624 100644 (file)
                CLK_UART6_HSI
                CLK_UART78_HSI
                CLK_SPDIF_PLL4P
-               CLK_FDCAN_PLL4Q
+               CLK_FDCAN_PLL4R
                CLK_SAI1_PLL3Q
                CLK_SAI2_PLL3Q
                CLK_SAI3_PLL3Q
index ed55725b02b4bfa5eafc8f3f5b153dd908345937..7794925523aec7c99454ca968e534310fae41b59 100644 (file)
                CLK_UART6_HSI
                CLK_UART78_HSI
                CLK_SPDIF_PLL4P
-               CLK_FDCAN_PLL4Q
+               CLK_FDCAN_PLL4R
                CLK_SAI1_PLL3Q
                CLK_SAI2_PLL3Q
                CLK_SAI3_PLL3Q