ath79: add Cisco Meraki MR18
[openwrt/staging/hauke.git] / target / linux / ath79 / image / lzma-loader / src / ar71xx_regs.h
1 /*
2 * Atheros AR71XX/AR724X/AR913X SoC register definitions
3 *
4 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5 * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
6 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 *
8 * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 */
14
15 #ifndef __ASM_MACH_AR71XX_REGS_H
16 #define __ASM_MACH_AR71XX_REGS_H
17
18 #define BIT(_x) (1UL << (_x))
19
20 #define AR71XX_APB_BASE 0x18000000
21 #define AR71XX_GE0_BASE 0x19000000
22 #define AR71XX_GE0_SIZE 0x10000
23 #define AR71XX_GE1_BASE 0x1a000000
24 #define AR71XX_GE1_SIZE 0x10000
25 #define AR71XX_EHCI_BASE 0x1b000000
26 #define AR71XX_EHCI_SIZE 0x1000
27 #define AR71XX_OHCI_BASE 0x1c000000
28 #define AR71XX_OHCI_SIZE 0x1000
29 #define AR71XX_SPI_BASE 0x1f000000
30 #define AR71XX_SPI_SIZE 0x01000000
31
32 #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
33 #define AR71XX_DDR_CTRL_SIZE 0x100
34 #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
35 #define AR71XX_UART_SIZE 0x100
36 #define AR71XX_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
37 #define AR71XX_USB_CTRL_SIZE 0x100
38 #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
39 #define AR71XX_GPIO_SIZE 0x100
40 #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
41 #define AR71XX_PLL_SIZE 0x100
42 #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
43 #define AR71XX_RESET_SIZE 0x100
44 #define AR71XX_MII_BASE (AR71XX_APB_BASE + 0x00070000)
45 #define AR71XX_MII_SIZE 0x100
46
47 #define AR71XX_PCI_MEM_BASE 0x10000000
48 #define AR71XX_PCI_MEM_SIZE 0x07000000
49
50 #define AR71XX_PCI_WIN0_OFFS 0x10000000
51 #define AR71XX_PCI_WIN1_OFFS 0x11000000
52 #define AR71XX_PCI_WIN2_OFFS 0x12000000
53 #define AR71XX_PCI_WIN3_OFFS 0x13000000
54 #define AR71XX_PCI_WIN4_OFFS 0x14000000
55 #define AR71XX_PCI_WIN5_OFFS 0x15000000
56 #define AR71XX_PCI_WIN6_OFFS 0x16000000
57 #define AR71XX_PCI_WIN7_OFFS 0x07000000
58
59 #define AR71XX_PCI_CFG_BASE \
60 (AR71XX_PCI_MEM_BASE + AR71XX_PCI_WIN7_OFFS + 0x10000)
61 #define AR71XX_PCI_CFG_SIZE 0x100
62
63 #define AR7240_USB_CTRL_BASE (AR71XX_APB_BASE + 0x00030000)
64 #define AR7240_USB_CTRL_SIZE 0x100
65 #define AR7240_OHCI_BASE 0x1b000000
66 #define AR7240_OHCI_SIZE 0x1000
67
68 #define AR724X_PCI_MEM_BASE 0x10000000
69 #define AR724X_PCI_MEM_SIZE 0x04000000
70
71 #define AR724X_PCI_CFG_BASE 0x14000000
72 #define AR724X_PCI_CFG_SIZE 0x1000
73 #define AR724X_PCI_CRP_BASE (AR71XX_APB_BASE + 0x000c0000)
74 #define AR724X_PCI_CRP_SIZE 0x1000
75 #define AR724X_PCI_CTRL_BASE (AR71XX_APB_BASE + 0x000f0000)
76 #define AR724X_PCI_CTRL_SIZE 0x100
77
78 #define AR724X_EHCI_BASE 0x1b000000
79 #define AR724X_EHCI_SIZE 0x1000
80
81 #define AR913X_EHCI_BASE 0x1b000000
82 #define AR913X_EHCI_SIZE 0x1000
83 #define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
84 #define AR913X_WMAC_SIZE 0x30000
85
86 #define AR933X_UART_BASE (AR71XX_APB_BASE + 0x00020000)
87 #define AR933X_UART_SIZE 0x14
88 #define AR933X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
89 #define AR933X_GMAC_SIZE 0x04
90 #define AR933X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
91 #define AR933X_WMAC_SIZE 0x20000
92 #define AR933X_EHCI_BASE 0x1b000000
93 #define AR933X_EHCI_SIZE 0x1000
94
95 #define AR934X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
96 #define AR934X_GMAC_SIZE 0x14
97 #define AR934X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
98 #define AR934X_WMAC_SIZE 0x20000
99 #define AR934X_EHCI_BASE 0x1b000000
100 #define AR934X_EHCI_SIZE 0x200
101
102 #define QCA955X_PCI_MEM_BASE0 0x10000000
103 #define QCA955X_PCI_MEM_BASE1 0x12000000
104 #define QCA955X_PCI_MEM_SIZE 0x02000000
105 #define QCA955X_PCI_CFG_BASE0 0x14000000
106 #define QCA955X_PCI_CFG_BASE1 0x16000000
107 #define QCA955X_PCI_CFG_SIZE 0x1000
108 #define QCA955X_PCI_CRP_BASE0 (AR71XX_APB_BASE + 0x000c0000)
109 #define QCA955X_PCI_CRP_BASE1 (AR71XX_APB_BASE + 0x00250000)
110 #define QCA955X_PCI_CRP_SIZE 0x1000
111 #define QCA955X_PCI_CTRL_BASE0 (AR71XX_APB_BASE + 0x000f0000)
112 #define QCA955X_PCI_CTRL_BASE1 (AR71XX_APB_BASE + 0x00280000)
113 #define QCA955X_PCI_CTRL_SIZE 0x100
114
115 #define QCA955X_WMAC_BASE (AR71XX_APB_BASE + 0x00100000)
116 #define QCA955X_WMAC_SIZE 0x20000
117 #define QCA955X_EHCI0_BASE 0x1b000000
118 #define QCA955X_EHCI1_BASE 0x1b400000
119 #define QCA955X_EHCI_SIZE 0x1000
120 #define QCA955X_GMAC_BASE (AR71XX_APB_BASE + 0x00070000)
121 #define QCA955X_GMAC_SIZE 0x40
122
123 #define AR9300_OTP_BASE 0x14000
124 #define AR9300_OTP_STATUS 0x15f18
125 #define AR9300_OTP_STATUS_TYPE 0x7
126 #define AR9300_OTP_STATUS_VALID 0x4
127 #define AR9300_OTP_STATUS_ACCESS_BUSY 0x2
128 #define AR9300_OTP_STATUS_SM_BUSY 0x1
129 #define AR9300_OTP_READ_DATA 0x15f1c
130
131 #define QCA955X_OTP_BASE (AR71XX_APB_BASE + 0x00130000)
132 #define QCA955X_OTP_REG_MEM_0 0x0000
133 #define QCA955X_OTP_REG_INTF2 0x1008
134 #define QCA955X_OTP_REG_STATUS0 0x1018
135 #define QCA955X_OTP_STATUS0_EFUSE_VALID BIT(2)
136
137 #define QCA955X_OTP_REG_STATUS1 0x101c
138 #define QCA955X_OTP_REG_LDO_CTRL 0x1024
139 #define QCA955X_OTP_REG_LDO_STATUS 0x102c
140 #define QCA955X_OTP_LDO_STATUS_POWER_ON BIT(0)
141
142 /*
143 * DDR_CTRL block
144 */
145 #define AR71XX_DDR_REG_PCI_WIN0 0x7c
146 #define AR71XX_DDR_REG_PCI_WIN1 0x80
147 #define AR71XX_DDR_REG_PCI_WIN2 0x84
148 #define AR71XX_DDR_REG_PCI_WIN3 0x88
149 #define AR71XX_DDR_REG_PCI_WIN4 0x8c
150 #define AR71XX_DDR_REG_PCI_WIN5 0x90
151 #define AR71XX_DDR_REG_PCI_WIN6 0x94
152 #define AR71XX_DDR_REG_PCI_WIN7 0x98
153 #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
154 #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
155 #define AR71XX_DDR_REG_FLUSH_USB 0xa4
156 #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
157
158 #define AR724X_DDR_REG_FLUSH_GE0 0x7c
159 #define AR724X_DDR_REG_FLUSH_GE1 0x80
160 #define AR724X_DDR_REG_FLUSH_USB 0x84
161 #define AR724X_DDR_REG_FLUSH_PCIE 0x88
162
163 #define AR913X_DDR_REG_FLUSH_GE0 0x7c
164 #define AR913X_DDR_REG_FLUSH_GE1 0x80
165 #define AR913X_DDR_REG_FLUSH_USB 0x84
166 #define AR913X_DDR_REG_FLUSH_WMAC 0x88
167
168 #define AR933X_DDR_REG_FLUSH_GE0 0x7c
169 #define AR933X_DDR_REG_FLUSH_GE1 0x80
170 #define AR933X_DDR_REG_FLUSH_USB 0x84
171 #define AR933X_DDR_REG_FLUSH_WMAC 0x88
172
173 #define AR934X_DDR_REG_FLUSH_GE0 0x9c
174 #define AR934X_DDR_REG_FLUSH_GE1 0xa0
175 #define AR934X_DDR_REG_FLUSH_USB 0xa4
176 #define AR934X_DDR_REG_FLUSH_PCIE 0xa8
177 #define AR934X_DDR_REG_FLUSH_WMAC 0xac
178
179 /*
180 * PLL block
181 */
182 #define AR71XX_PLL_REG_CPU_CONFIG 0x00
183 #define AR71XX_PLL_REG_SEC_CONFIG 0x04
184 #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
185 #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
186
187 #define AR71XX_PLL_DIV_SHIFT 3
188 #define AR71XX_PLL_DIV_MASK 0x1f
189 #define AR71XX_CPU_DIV_SHIFT 16
190 #define AR71XX_CPU_DIV_MASK 0x3
191 #define AR71XX_DDR_DIV_SHIFT 18
192 #define AR71XX_DDR_DIV_MASK 0x3
193 #define AR71XX_AHB_DIV_SHIFT 20
194 #define AR71XX_AHB_DIV_MASK 0x7
195
196 #define AR71XX_ETH0_PLL_SHIFT 17
197 #define AR71XX_ETH1_PLL_SHIFT 19
198
199 #define AR724X_PLL_REG_CPU_CONFIG 0x00
200 #define AR724X_PLL_REG_PCIE_CONFIG 0x18
201
202 #define AR724X_PLL_DIV_SHIFT 0
203 #define AR724X_PLL_DIV_MASK 0x3ff
204 #define AR724X_PLL_REF_DIV_SHIFT 10
205 #define AR724X_PLL_REF_DIV_MASK 0xf
206 #define AR724X_AHB_DIV_SHIFT 19
207 #define AR724X_AHB_DIV_MASK 0x1
208 #define AR724X_DDR_DIV_SHIFT 22
209 #define AR724X_DDR_DIV_MASK 0x3
210
211 #define AR7242_PLL_REG_ETH0_INT_CLOCK 0x2c
212
213 #define AR913X_PLL_REG_CPU_CONFIG 0x00
214 #define AR913X_PLL_REG_ETH_CONFIG 0x04
215 #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
216 #define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18
217
218 #define AR913X_PLL_DIV_SHIFT 0
219 #define AR913X_PLL_DIV_MASK 0x3ff
220 #define AR913X_DDR_DIV_SHIFT 22
221 #define AR913X_DDR_DIV_MASK 0x3
222 #define AR913X_AHB_DIV_SHIFT 19
223 #define AR913X_AHB_DIV_MASK 0x1
224
225 #define AR913X_ETH0_PLL_SHIFT 20
226 #define AR913X_ETH1_PLL_SHIFT 22
227
228 #define AR933X_PLL_CPU_CONFIG_REG 0x00
229 #define AR933X_PLL_CLOCK_CTRL_REG 0x08
230
231 #define AR933X_PLL_CPU_CONFIG_NINT_SHIFT 10
232 #define AR933X_PLL_CPU_CONFIG_NINT_MASK 0x3f
233 #define AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT 16
234 #define AR933X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
235 #define AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT 23
236 #define AR933X_PLL_CPU_CONFIG_OUTDIV_MASK 0x7
237
238 #define AR933X_PLL_CLOCK_CTRL_BYPASS BIT(2)
239 #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT 5
240 #define AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK 0x3
241 #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT 10
242 #define AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK 0x3
243 #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT 15
244 #define AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK 0x7
245
246 #define AR934X_PLL_CPU_CONFIG_REG 0x00
247 #define AR934X_PLL_DDR_CONFIG_REG 0x04
248 #define AR934X_PLL_CPU_DDR_CLK_CTRL_REG 0x08
249 #define AR934X_PLL_ETH_XMII_CONTROL_REG 0x2c
250
251 #define AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
252 #define AR934X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
253 #define AR934X_PLL_CPU_CONFIG_NINT_SHIFT 6
254 #define AR934X_PLL_CPU_CONFIG_NINT_MASK 0x3f
255 #define AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
256 #define AR934X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
257 #define AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
258 #define AR934X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3
259
260 #define AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT 0
261 #define AR934X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff
262 #define AR934X_PLL_DDR_CONFIG_NINT_SHIFT 10
263 #define AR934X_PLL_DDR_CONFIG_NINT_MASK 0x3f
264 #define AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
265 #define AR934X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
266 #define AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
267 #define AR934X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
268
269 #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
270 #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
271 #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
272 #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT 5
273 #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
274 #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT 10
275 #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
276 #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT 15
277 #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
278 #define AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
279 #define AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
280 #define AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
281
282 #define QCA955X_PLL_CPU_CONFIG_REG 0x00
283 #define QCA955X_PLL_DDR_CONFIG_REG 0x04
284 #define QCA955X_PLL_CLK_CTRL_REG 0x08
285
286 #define QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT 0
287 #define QCA955X_PLL_CPU_CONFIG_NFRAC_MASK 0x3f
288 #define QCA955X_PLL_CPU_CONFIG_NINT_SHIFT 6
289 #define QCA955X_PLL_CPU_CONFIG_NINT_MASK 0x3f
290 #define QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT 12
291 #define QCA955X_PLL_CPU_CONFIG_REFDIV_MASK 0x1f
292 #define QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT 19
293 #define QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK 0x3
294
295 #define QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT 0
296 #define QCA955X_PLL_DDR_CONFIG_NFRAC_MASK 0x3ff
297 #define QCA955X_PLL_DDR_CONFIG_NINT_SHIFT 10
298 #define QCA955X_PLL_DDR_CONFIG_NINT_MASK 0x3f
299 #define QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT 16
300 #define QCA955X_PLL_DDR_CONFIG_REFDIV_MASK 0x1f
301 #define QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT 23
302 #define QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK 0x7
303
304 #define QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS BIT(2)
305 #define QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS BIT(3)
306 #define QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS BIT(4)
307 #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT 5
308 #define QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK 0x1f
309 #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT 10
310 #define QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK 0x1f
311 #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT 15
312 #define QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK 0x1f
313 #define QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL BIT(20)
314 #define QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL BIT(21)
315 #define QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL BIT(24)
316
317 /*
318 * USB_CONFIG block
319 */
320 #define AR71XX_USB_CTRL_REG_FLADJ 0x00
321 #define AR71XX_USB_CTRL_REG_CONFIG 0x04
322
323 /*
324 * RESET block
325 */
326 #define AR71XX_RESET_REG_TIMER 0x00
327 #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
328 #define AR71XX_RESET_REG_WDOG_CTRL 0x08
329 #define AR71XX_RESET_REG_WDOG 0x0c
330 #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
331 #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
332 #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
333 #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
334 #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
335 #define AR71XX_RESET_REG_RESET_MODULE 0x24
336 #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
337 #define AR71XX_RESET_REG_PERFC0 0x30
338 #define AR71XX_RESET_REG_PERFC1 0x34
339 #define AR71XX_RESET_REG_REV_ID 0x90
340
341 #define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18
342 #define AR913X_RESET_REG_RESET_MODULE 0x1c
343 #define AR913X_RESET_REG_PERF_CTRL 0x20
344 #define AR913X_RESET_REG_PERFC0 0x24
345 #define AR913X_RESET_REG_PERFC1 0x28
346
347 #define AR724X_RESET_REG_RESET_MODULE 0x1c
348
349 #define AR933X_RESET_REG_RESET_MODULE 0x1c
350 #define AR933X_RESET_REG_BOOTSTRAP 0xac
351
352 #define AR934X_RESET_REG_RESET_MODULE 0x1c
353 #define AR934X_RESET_REG_BOOTSTRAP 0xb0
354 #define AR934X_RESET_REG_PCIE_WMAC_INT_STATUS 0xac
355
356 #define QCA955X_RESET_REG_BOOTSTRAP 0xb0
357 #define QCA955X_RESET_REG_EXT_INT_STATUS 0xac
358 #define QCA955X_RESET_REG_RESET_MODULE 0x1c
359
360 #define MISC_INT_ETHSW BIT(12)
361 #define MISC_INT_TIMER4 BIT(10)
362 #define MISC_INT_TIMER3 BIT(9)
363 #define MISC_INT_TIMER2 BIT(8)
364 #define MISC_INT_DMA BIT(7)
365 #define MISC_INT_OHCI BIT(6)
366 #define MISC_INT_PERFC BIT(5)
367 #define MISC_INT_WDOG BIT(4)
368 #define MISC_INT_UART BIT(3)
369 #define MISC_INT_GPIO BIT(2)
370 #define MISC_INT_ERROR BIT(1)
371 #define MISC_INT_TIMER BIT(0)
372
373 #define AR71XX_RESET_EXTERNAL BIT(28)
374 #define AR71XX_RESET_FULL_CHIP BIT(24)
375 #define AR71XX_RESET_CPU_NMI BIT(21)
376 #define AR71XX_RESET_CPU_COLD BIT(20)
377 #define AR71XX_RESET_DMA BIT(19)
378 #define AR71XX_RESET_SLIC BIT(18)
379 #define AR71XX_RESET_STEREO BIT(17)
380 #define AR71XX_RESET_DDR BIT(16)
381 #define AR71XX_RESET_GE1_MAC BIT(13)
382 #define AR71XX_RESET_GE1_PHY BIT(12)
383 #define AR71XX_RESET_USBSUS_OVERRIDE BIT(10)
384 #define AR71XX_RESET_GE0_MAC BIT(9)
385 #define AR71XX_RESET_GE0_PHY BIT(8)
386 #define AR71XX_RESET_USB_OHCI_DLL BIT(6)
387 #define AR71XX_RESET_USB_HOST BIT(5)
388 #define AR71XX_RESET_USB_PHY BIT(4)
389 #define AR71XX_RESET_PCI_BUS BIT(1)
390 #define AR71XX_RESET_PCI_CORE BIT(0)
391
392 #define AR7240_RESET_USB_HOST BIT(5)
393 #define AR7240_RESET_OHCI_DLL BIT(3)
394
395 #define AR724X_RESET_GE1_MDIO BIT(23)
396 #define AR724X_RESET_GE0_MDIO BIT(22)
397 #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
398 #define AR724X_RESET_PCIE_PHY BIT(7)
399 #define AR724X_RESET_PCIE BIT(6)
400 #define AR724X_RESET_USB_HOST BIT(5)
401 #define AR724X_RESET_USB_PHY BIT(4)
402 #define AR724X_RESET_USBSUS_OVERRIDE BIT(3)
403
404 #define AR913X_RESET_AMBA2WMAC BIT(22)
405 #define AR913X_RESET_USBSUS_OVERRIDE BIT(10)
406 #define AR913X_RESET_USB_HOST BIT(5)
407 #define AR913X_RESET_USB_PHY BIT(4)
408
409 #define AR933X_RESET_GE1_MDIO BIT(23)
410 #define AR933X_RESET_GE0_MDIO BIT(22)
411 #define AR933X_RESET_GE1_MAC BIT(13)
412 #define AR933X_RESET_WMAC BIT(11)
413 #define AR933X_RESET_GE0_MAC BIT(9)
414 #define AR933X_RESET_USB_HOST BIT(5)
415 #define AR933X_RESET_USB_PHY BIT(4)
416 #define AR933X_RESET_USBSUS_OVERRIDE BIT(3)
417
418 #define AR934X_RESET_HOST BIT(31)
419 #define AR934X_RESET_SLIC BIT(30)
420 #define AR934X_RESET_HDMA BIT(29)
421 #define AR934X_RESET_EXTERNAL BIT(28)
422 #define AR934X_RESET_RTC BIT(27)
423 #define AR934X_RESET_PCIE_EP_INT BIT(26)
424 #define AR934X_RESET_CHKSUM_ACC BIT(25)
425 #define AR934X_RESET_FULL_CHIP BIT(24)
426 #define AR934X_RESET_GE1_MDIO BIT(23)
427 #define AR934X_RESET_GE0_MDIO BIT(22)
428 #define AR934X_RESET_CPU_NMI BIT(21)
429 #define AR934X_RESET_CPU_COLD BIT(20)
430 #define AR934X_RESET_HOST_RESET_INT BIT(19)
431 #define AR934X_RESET_PCIE_EP BIT(18)
432 #define AR934X_RESET_UART1 BIT(17)
433 #define AR934X_RESET_DDR BIT(16)
434 #define AR934X_RESET_USB_PHY_PLL_PWD_EXT BIT(15)
435 #define AR934X_RESET_NANDF BIT(14)
436 #define AR934X_RESET_GE1_MAC BIT(13)
437 #define AR934X_RESET_ETH_SWITCH_ANALOG BIT(12)
438 #define AR934X_RESET_USB_PHY_ANALOG BIT(11)
439 #define AR934X_RESET_HOST_DMA_INT BIT(10)
440 #define AR934X_RESET_GE0_MAC BIT(9)
441 #define AR934X_RESET_ETH_SWITCH BIT(8)
442 #define AR934X_RESET_PCIE_PHY BIT(7)
443 #define AR934X_RESET_PCIE BIT(6)
444 #define AR934X_RESET_USB_HOST BIT(5)
445 #define AR934X_RESET_USB_PHY BIT(4)
446 #define AR934X_RESET_USBSUS_OVERRIDE BIT(3)
447 #define AR934X_RESET_LUT BIT(2)
448 #define AR934X_RESET_MBOX BIT(1)
449 #define AR934X_RESET_I2S BIT(0)
450
451 #define QCA955X_RESET_SGMII_ANALOG BIT(12)
452 #define QCA955X_RESET_SGMII BIT(8)
453
454 #define AR933X_BOOTSTRAP_MDIO_GPIO_EN BIT(18)
455 #define AR933X_BOOTSTRAP_EEPBUSY BIT(4)
456 #define AR933X_BOOTSTRAP_REF_CLK_40 BIT(0)
457
458 #define AR934X_BOOTSTRAP_SW_OPTION8 BIT(23)
459 #define AR934X_BOOTSTRAP_SW_OPTION7 BIT(22)
460 #define AR934X_BOOTSTRAP_SW_OPTION6 BIT(21)
461 #define AR934X_BOOTSTRAP_SW_OPTION5 BIT(20)
462 #define AR934X_BOOTSTRAP_SW_OPTION4 BIT(19)
463 #define AR934X_BOOTSTRAP_SW_OPTION3 BIT(18)
464 #define AR934X_BOOTSTRAP_SW_OPTION2 BIT(17)
465 #define AR934X_BOOTSTRAP_SW_OPTION1 BIT(16)
466 #define AR934X_BOOTSTRAP_USB_MODE_DEVICE BIT(7)
467 #define AR934X_BOOTSTRAP_PCIE_RC BIT(6)
468 #define AR934X_BOOTSTRAP_EJTAG_MODE BIT(5)
469 #define AR934X_BOOTSTRAP_REF_CLK_40 BIT(4)
470 #define AR934X_BOOTSTRAP_BOOT_FROM_SPI BIT(2)
471 #define AR934X_BOOTSTRAP_SDRAM_DISABLED BIT(1)
472 #define AR934X_BOOTSTRAP_DDR1 BIT(0)
473
474 #define QCA955X_BOOTSTRAP_REF_CLK_40 BIT(4)
475
476 #define AR934X_PCIE_WMAC_INT_WMAC_MISC BIT(0)
477 #define AR934X_PCIE_WMAC_INT_WMAC_TX BIT(1)
478 #define AR934X_PCIE_WMAC_INT_WMAC_RXLP BIT(2)
479 #define AR934X_PCIE_WMAC_INT_WMAC_RXHP BIT(3)
480 #define AR934X_PCIE_WMAC_INT_PCIE_RC BIT(4)
481 #define AR934X_PCIE_WMAC_INT_PCIE_RC0 BIT(5)
482 #define AR934X_PCIE_WMAC_INT_PCIE_RC1 BIT(6)
483 #define AR934X_PCIE_WMAC_INT_PCIE_RC2 BIT(7)
484 #define AR934X_PCIE_WMAC_INT_PCIE_RC3 BIT(8)
485 #define AR934X_PCIE_WMAC_INT_WMAC_ALL \
486 (AR934X_PCIE_WMAC_INT_WMAC_MISC | AR934X_PCIE_WMAC_INT_WMAC_TX | \
487 AR934X_PCIE_WMAC_INT_WMAC_RXLP | AR934X_PCIE_WMAC_INT_WMAC_RXHP)
488
489 #define AR934X_PCIE_WMAC_INT_PCIE_ALL \
490 (AR934X_PCIE_WMAC_INT_PCIE_RC | AR934X_PCIE_WMAC_INT_PCIE_RC0 | \
491 AR934X_PCIE_WMAC_INT_PCIE_RC1 | AR934X_PCIE_WMAC_INT_PCIE_RC2 | \
492 AR934X_PCIE_WMAC_INT_PCIE_RC3)
493
494 #define QCA955X_EXT_INT_WMAC_MISC BIT(0)
495 #define QCA955X_EXT_INT_WMAC_TX BIT(1)
496 #define QCA955X_EXT_INT_WMAC_RXLP BIT(2)
497 #define QCA955X_EXT_INT_WMAC_RXHP BIT(3)
498 #define QCA955X_EXT_INT_PCIE_RC1 BIT(4)
499 #define QCA955X_EXT_INT_PCIE_RC1_INT0 BIT(5)
500 #define QCA955X_EXT_INT_PCIE_RC1_INT1 BIT(6)
501 #define QCA955X_EXT_INT_PCIE_RC1_INT2 BIT(7)
502 #define QCA955X_EXT_INT_PCIE_RC1_INT3 BIT(8)
503 #define QCA955X_EXT_INT_PCIE_RC2 BIT(12)
504 #define QCA955X_EXT_INT_PCIE_RC2_INT0 BIT(13)
505 #define QCA955X_EXT_INT_PCIE_RC2_INT1 BIT(14)
506 #define QCA955X_EXT_INT_PCIE_RC2_INT2 BIT(15)
507 #define QCA955X_EXT_INT_PCIE_RC2_INT3 BIT(16)
508 #define QCA955X_EXT_INT_USB1 BIT(24)
509 #define QCA955X_EXT_INT_USB2 BIT(28)
510
511 #define QCA955X_EXT_INT_WMAC_ALL \
512 (QCA955X_EXT_INT_WMAC_MISC | QCA955X_EXT_INT_WMAC_TX | \
513 QCA955X_EXT_INT_WMAC_RXLP | QCA955X_EXT_INT_WMAC_RXHP)
514
515 #define QCA955X_EXT_INT_PCIE_RC1_ALL \
516 (QCA955X_EXT_INT_PCIE_RC1 | QCA955X_EXT_INT_PCIE_RC1_INT0 | \
517 QCA955X_EXT_INT_PCIE_RC1_INT1 | QCA955X_EXT_INT_PCIE_RC1_INT2 | \
518 QCA955X_EXT_INT_PCIE_RC1_INT3)
519
520 #define QCA955X_EXT_INT_PCIE_RC2_ALL \
521 (QCA955X_EXT_INT_PCIE_RC2 | QCA955X_EXT_INT_PCIE_RC2_INT0 | \
522 QCA955X_EXT_INT_PCIE_RC2_INT1 | QCA955X_EXT_INT_PCIE_RC2_INT2 | \
523 QCA955X_EXT_INT_PCIE_RC2_INT3)
524
525 #define REV_ID_MAJOR_MASK 0xfff0
526 #define REV_ID_MAJOR_AR71XX 0x00a0
527 #define REV_ID_MAJOR_AR913X 0x00b0
528 #define REV_ID_MAJOR_AR7240 0x00c0
529 #define REV_ID_MAJOR_AR7241 0x0100
530 #define REV_ID_MAJOR_AR7242 0x1100
531 #define REV_ID_MAJOR_AR9330 0x0110
532 #define REV_ID_MAJOR_AR9331 0x1110
533 #define REV_ID_MAJOR_AR9341 0x0120
534 #define REV_ID_MAJOR_AR9342 0x1120
535 #define REV_ID_MAJOR_AR9344 0x2120
536 #define REV_ID_MAJOR_QCA9558 0x1130
537
538 #define AR71XX_REV_ID_MINOR_MASK 0x3
539 #define AR71XX_REV_ID_MINOR_AR7130 0x0
540 #define AR71XX_REV_ID_MINOR_AR7141 0x1
541 #define AR71XX_REV_ID_MINOR_AR7161 0x2
542 #define AR71XX_REV_ID_REVISION_MASK 0x3
543 #define AR71XX_REV_ID_REVISION_SHIFT 2
544
545 #define AR913X_REV_ID_MINOR_MASK 0x3
546 #define AR913X_REV_ID_MINOR_AR9130 0x0
547 #define AR913X_REV_ID_MINOR_AR9132 0x1
548 #define AR913X_REV_ID_REVISION_MASK 0x3
549 #define AR913X_REV_ID_REVISION_SHIFT 2
550
551 #define AR933X_REV_ID_REVISION_MASK 0x3
552
553 #define AR724X_REV_ID_REVISION_MASK 0x3
554
555 #define AR934X_REV_ID_REVISION_MASK 0xf
556
557 #define AR944X_REV_ID_REVISION_MASK 0xf
558
559 /*
560 * SPI block
561 */
562 #define AR71XX_SPI_REG_FS 0x00 /* Function Select */
563 #define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */
564 #define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */
565 #define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */
566
567 #define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
568
569 #define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */
570 #define AR71XX_SPI_CTRL_DIV_MASK 0x3f
571
572 #define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */
573 #define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */
574 #define AR71XX_SPI_IOC_CS(n) BIT(16 + (n))
575 #define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0)
576 #define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1)
577 #define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2)
578 #define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
579 AR71XX_SPI_IOC_CS2)
580
581 /*
582 * GPIO block
583 */
584 #define AR71XX_GPIO_REG_OE 0x00
585 #define AR71XX_GPIO_REG_IN 0x04
586 #define AR71XX_GPIO_REG_OUT 0x08
587 #define AR71XX_GPIO_REG_SET 0x0c
588 #define AR71XX_GPIO_REG_CLEAR 0x10
589 #define AR71XX_GPIO_REG_INT_MODE 0x14
590 #define AR71XX_GPIO_REG_INT_TYPE 0x18
591 #define AR71XX_GPIO_REG_INT_POLARITY 0x1c
592 #define AR71XX_GPIO_REG_INT_PENDING 0x20
593 #define AR71XX_GPIO_REG_INT_ENABLE 0x24
594 #define AR71XX_GPIO_REG_FUNC 0x28
595
596 #define AR934X_GPIO_REG_OUT_FUNC0 0x2c
597 #define AR934X_GPIO_REG_OUT_FUNC1 0x30
598 #define AR934X_GPIO_REG_OUT_FUNC2 0x34
599 #define AR934X_GPIO_REG_OUT_FUNC3 0x38
600 #define AR934X_GPIO_REG_OUT_FUNC4 0x3c
601 #define AR934X_GPIO_REG_OUT_FUNC5 0x40
602 #define AR934X_GPIO_REG_FUNC 0x6c
603
604 #define AR71XX_GPIO_COUNT 16
605 #define AR724X_GPIO_COUNT 18
606 #define AR913X_GPIO_COUNT 22
607 #define AR933X_GPIO_COUNT 30
608 #define AR934X_GPIO_COUNT 23
609 #define QCA955X_GPIO_COUNT 24
610
611 #define AR71XX_GPIO_FUNC_STEREO_EN BIT(17)
612 #define AR71XX_GPIO_FUNC_SLIC_EN BIT(16)
613 #define AR71XX_GPIO_FUNC_SPI_CS2_EN BIT(13)
614 #define AR71XX_GPIO_FUNC_SPI_CS1_EN BIT(12)
615 #define AR71XX_GPIO_FUNC_UART_EN BIT(8)
616 #define AR71XX_GPIO_FUNC_USB_OC_EN BIT(4)
617 #define AR71XX_GPIO_FUNC_USB_CLK_EN BIT(0)
618
619 #define AR724X_GPIO_FUNC_GE0_MII_CLK_EN BIT(19)
620 #define AR724X_GPIO_FUNC_SPI_EN BIT(18)
621 #define AR724X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
622 #define AR724X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
623 #define AR724X_GPIO_FUNC_CLK_OBS5_EN BIT(12)
624 #define AR724X_GPIO_FUNC_CLK_OBS4_EN BIT(11)
625 #define AR724X_GPIO_FUNC_CLK_OBS3_EN BIT(10)
626 #define AR724X_GPIO_FUNC_CLK_OBS2_EN BIT(9)
627 #define AR724X_GPIO_FUNC_CLK_OBS1_EN BIT(8)
628 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
629 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
630 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
631 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
632 #define AR724X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
633 #define AR724X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
634 #define AR724X_GPIO_FUNC_UART_EN BIT(1)
635 #define AR724X_GPIO_FUNC_JTAG_DISABLE BIT(0)
636
637 #define AR913X_GPIO_FUNC_WMAC_LED_EN BIT(22)
638 #define AR913X_GPIO_FUNC_EXP_PORT_CS_EN BIT(21)
639 #define AR913X_GPIO_FUNC_I2S_REFCLKEN BIT(20)
640 #define AR913X_GPIO_FUNC_I2S_MCKEN BIT(19)
641 #define AR913X_GPIO_FUNC_I2S1_EN BIT(18)
642 #define AR913X_GPIO_FUNC_I2S0_EN BIT(17)
643 #define AR913X_GPIO_FUNC_SLIC_EN BIT(16)
644 #define AR913X_GPIO_FUNC_UART_RTSCTS_EN BIT(9)
645 #define AR913X_GPIO_FUNC_UART_EN BIT(8)
646 #define AR913X_GPIO_FUNC_USB_CLK_EN BIT(4)
647
648 #define AR933X_GPIO_FUNC_SPDIF2TCK BIT(31)
649 #define AR933X_GPIO_FUNC_SPDIF_EN BIT(30)
650 #define AR933X_GPIO_FUNC_I2SO_22_18_EN BIT(29)
651 #define AR933X_GPIO_FUNC_I2S_MCK_EN BIT(27)
652 #define AR933X_GPIO_FUNC_I2SO_EN BIT(26)
653 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED_DUPL BIT(25)
654 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED_COLL BIT(24)
655 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED_ACT BIT(23)
656 #define AR933X_GPIO_FUNC_SPI_EN BIT(18)
657 #define AR933X_GPIO_FUNC_SPI_CS_EN2 BIT(14)
658 #define AR933X_GPIO_FUNC_SPI_CS_EN1 BIT(13)
659 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED4_EN BIT(7)
660 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED3_EN BIT(6)
661 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED2_EN BIT(5)
662 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED1_EN BIT(4)
663 #define AR933X_GPIO_FUNC_ETH_SWITCH_LED0_EN BIT(3)
664 #define AR933X_GPIO_FUNC_UART_RTS_CTS_EN BIT(2)
665 #define AR933X_GPIO_FUNC_UART_EN BIT(1)
666 #define AR933X_GPIO_FUNC_JTAG_DISABLE BIT(0)
667
668 #define AR934X_GPIO_FUNC_DDR_DQOE_EN BIT(17)
669 #define AR934X_GPIO_FUNC_SPI_CS_1_EN BIT(14)
670 #define AR934X_GPIO_FUNC_SPI_CS_0_EN BIT(13)
671
672 #define AR934X_GPIO_OUT_GPIO 0x00
673
674 /*
675 * MII_CTRL block
676 */
677 #define AR71XX_MII_REG_MII0_CTRL 0x00
678 #define AR71XX_MII_REG_MII1_CTRL 0x04
679
680 #define AR71XX_MII_CTRL_IF_MASK 3
681 #define AR71XX_MII_CTRL_SPEED_SHIFT 4
682 #define AR71XX_MII_CTRL_SPEED_MASK 3
683 #define AR71XX_MII_CTRL_SPEED_10 0
684 #define AR71XX_MII_CTRL_SPEED_100 1
685 #define AR71XX_MII_CTRL_SPEED_1000 2
686
687 #define AR71XX_MII0_CTRL_IF_GMII 0
688 #define AR71XX_MII0_CTRL_IF_MII 1
689 #define AR71XX_MII0_CTRL_IF_RGMII 2
690 #define AR71XX_MII0_CTRL_IF_RMII 3
691
692 #define AR71XX_MII1_CTRL_IF_RGMII 0
693 #define AR71XX_MII1_CTRL_IF_RMII 1
694
695 /*
696 * AR933X GMAC interface
697 */
698 #define AR933X_GMAC_REG_ETH_CFG 0x00
699
700 #define AR933X_ETH_CFG_RGMII_GE0 BIT(0)
701 #define AR933X_ETH_CFG_MII_GE0 BIT(1)
702 #define AR933X_ETH_CFG_GMII_GE0 BIT(2)
703 #define AR933X_ETH_CFG_MII_GE0_MASTER BIT(3)
704 #define AR933X_ETH_CFG_MII_GE0_SLAVE BIT(4)
705 #define AR933X_ETH_CFG_MII_GE0_ERR_EN BIT(5)
706 #define AR933X_ETH_CFG_SW_PHY_SWAP BIT(7)
707 #define AR933X_ETH_CFG_SW_PHY_ADDR_SWAP BIT(8)
708 #define AR933X_ETH_CFG_RMII_GE0 BIT(9)
709 #define AR933X_ETH_CFG_RMII_GE0_SPD_10 0
710 #define AR933X_ETH_CFG_RMII_GE0_SPD_100 BIT(10)
711
712 /*
713 * AR934X GMAC Interface
714 */
715 #define AR934X_GMAC_REG_ETH_CFG 0x00
716
717 #define AR934X_ETH_CFG_RGMII_GMAC0 BIT(0)
718 #define AR934X_ETH_CFG_MII_GMAC0 BIT(1)
719 #define AR934X_ETH_CFG_GMII_GMAC0 BIT(2)
720 #define AR934X_ETH_CFG_MII_GMAC0_MASTER BIT(3)
721 #define AR934X_ETH_CFG_MII_GMAC0_SLAVE BIT(4)
722 #define AR934X_ETH_CFG_MII_GMAC0_ERR_EN BIT(5)
723 #define AR934X_ETH_CFG_SW_ONLY_MODE BIT(6)
724 #define AR934X_ETH_CFG_SW_PHY_SWAP BIT(7)
725 #define AR934X_ETH_CFG_SW_APB_ACCESS BIT(9)
726 #define AR934X_ETH_CFG_RMII_GMAC0 BIT(10)
727 #define AR933X_ETH_CFG_MII_CNTL_SPEED BIT(11)
728 #define AR934X_ETH_CFG_RMII_GMAC0_MASTER BIT(12)
729 #define AR933X_ETH_CFG_SW_ACC_MSB_FIRST BIT(13)
730
731 /*
732 * QCA955X GMAC Interface
733 */
734
735 #define QCA955X_GMAC_REG_ETH_CFG 0x00
736
737 #define QCA955X_ETH_CFG_RGMII_GMAC0 BIT(0)
738 #define QCA955X_ETH_CFG_SGMII_GMAC0 BIT(6)
739
740 #define QCA955X_GMAC_REG_SGMII_SERDES 0x0018
741
742 #endif /* __ASM_MACH_AR71XX_REGS_H */