ath79: add new ar934x spi driver
[openwrt/staging/jogo.git] / target / linux / ath79 / patches-4.19 / 0051-spi-add-driver-for-ar934x-spi-controller.patch
1 From b518f18f89dbd49fe9403a8c92230f1af59219bc Mon Sep 17 00:00:00 2001
2 From: Chuanhong Guo <gch981213@gmail.com>
3 Date: Wed, 5 Feb 2020 18:25:37 +0800
4 Subject: [PATCH 1/2] spi: add driver for ar934x spi controller
5
6 This patch adds driver for SPI controller found in Qualcomm Atheros
7 AR934x/QCA95xx SoCs.
8 This controller is a superset of the already supported qca,ar7100-spi.
9 Besides the bit-bang mode in spi-ath79.c, this new controller added
10 a new "shift register" mode, allowing faster spi operations.
11
12 Signed-off-by: Chuanhong Guo <gch981213@gmail.com>
13 ---
14 drivers/spi/Kconfig | 7 ++
15 drivers/spi/Makefile | 1 +
16 drivers/spi/spi-ar934x.c | 229 +++++++++++++++++++++++++++++++++++++++
17 3 files changed, 237 insertions(+)
18 create mode 100644 drivers/spi/spi-ar934x.c
19
20 --- a/drivers/spi/Kconfig
21 +++ b/drivers/spi/Kconfig
22 @@ -61,6 +61,13 @@ config SPI_ALTERA
23 help
24 This is the driver for the Altera SPI Controller.
25
26 +config SPI_AR934X
27 + tristate "Qualcomm Atheros AR934X/QCA95XX SPI controller driver"
28 + depends on ATH79 || COMPILE_TEST
29 + help
30 + This enables support for the SPI controller present on the
31 + Qualcomm Atheros AR934X/QCA95XX SoCs.
32 +
33 config SPI_ATH79
34 tristate "Atheros AR71XX/AR724X/AR913X SPI controller driver"
35 depends on ATH79 && GPIOLIB
36 --- a/drivers/spi/Makefile
37 +++ b/drivers/spi/Makefile
38 @@ -14,6 +14,7 @@ obj-$(CONFIG_SPI_LOOPBACK_TEST) += spi-
39
40 # SPI master controller drivers (bus)
41 obj-$(CONFIG_SPI_ALTERA) += spi-altera.o
42 +obj-$(CONFIG_SPI_AR934X) += spi-ar934x.o
43 obj-$(CONFIG_SPI_ARMADA_3700) += spi-armada-3700.o
44 obj-$(CONFIG_SPI_ATMEL) += spi-atmel.o
45 obj-$(CONFIG_SPI_ATH79) += spi-ath79.o
46 --- /dev/null
47 +++ b/drivers/spi/spi-ar934x.c
48 @@ -0,0 +1,229 @@
49 +// SPDX-License-Identifier: GPL-2.0
50 +//
51 +// SPI controller driver for Qualcomm Atheros AR934x/QCA95xx SoCs
52 +//
53 +// Copyright (C) 2020 Chuanhong Guo <gch981213@gmail.com>
54 +//
55 +// Based on spi-mt7621.c:
56 +// Copyright (C) 2011 Sergiy <piratfm@gmail.com>
57 +// Copyright (C) 2011-2013 Gabor Juhos <juhosg@openwrt.org>
58 +// Copyright (C) 2014-2015 Felix Fietkau <nbd@nbd.name>
59 +
60 +#include <linux/clk.h>
61 +#include <linux/io.h>
62 +#include <linux/iopoll.h>
63 +#include <linux/kernel.h>
64 +#include <linux/module.h>
65 +#include <linux/of_device.h>
66 +#include <linux/spi/spi.h>
67 +
68 +#define DRIVER_NAME "spi-ar934x"
69 +
70 +#define AR934X_SPI_REG_FS 0x00
71 +#define AR934X_SPI_ENABLE BIT(0)
72 +
73 +#define AR934X_SPI_REG_CTRL 0x04
74 +#define AR934X_SPI_CLK_MASK GENMASK(5, 0)
75 +
76 +#define AR934X_SPI_DATAOUT 0x10
77 +
78 +#define AR934X_SPI_REG_SHIFT_CTRL 0x14
79 +#define AR934X_SPI_SHIFT_EN BIT(31)
80 +#define AR934X_SPI_SHIFT_CS(n) BIT(28 + (n))
81 +#define AR934X_SPI_SHIFT_TERM 26
82 +#define AR934X_SPI_SHIFT_VAL(cs, term, count) \
83 + (AR934X_SPI_SHIFT_EN | AR934X_SPI_SHIFT_CS(cs) | \
84 + (term) << AR934X_SPI_SHIFT_TERM | (count))
85 +
86 +#define AR934X_SPI_DATAIN 0x18
87 +
88 +struct ar934x_spi {
89 + struct spi_controller *ctlr;
90 + void __iomem *base;
91 + struct clk *clk;
92 + unsigned int clk_freq;
93 +};
94 +
95 +static inline int ar934x_spi_clk_div(struct ar934x_spi *sp, unsigned int freq)
96 +{
97 + int div = DIV_ROUND_UP(sp->clk_freq, freq * 2) - 1;
98 +
99 + if (div < 0)
100 + return 0;
101 + else if (div > AR934X_SPI_CLK_MASK)
102 + return -EINVAL;
103 + else
104 + return div;
105 +}
106 +
107 +static int ar934x_spi_setup(struct spi_device *spi)
108 +{
109 + struct ar934x_spi *sp = spi_controller_get_devdata(spi->master);
110 +
111 + if ((spi->max_speed_hz == 0) ||
112 + (spi->max_speed_hz > (sp->clk_freq / 2))) {
113 + spi->max_speed_hz = sp->clk_freq / 2;
114 + } else if (spi->max_speed_hz < (sp->clk_freq / 128)) {
115 + dev_err(&spi->dev, "spi clock is too low\n");
116 + return -EINVAL;
117 + }
118 +
119 + return 0;
120 +}
121 +
122 +static int ar934x_spi_transfer_one_message(struct spi_controller *master,
123 + struct spi_message *m)
124 +{
125 + struct ar934x_spi *sp = spi_controller_get_devdata(master);
126 + struct spi_transfer *t = NULL;
127 + struct spi_device *spi = m->spi;
128 + unsigned long trx_done, trx_cur;
129 + int stat = 0;
130 + u8 term = 0;
131 + int div, i;
132 + u32 reg;
133 + const u8 *tx_buf;
134 + u8 *buf;
135 +
136 + m->actual_length = 0;
137 + list_for_each_entry(t, &m->transfers, transfer_list) {
138 + if (t->speed_hz)
139 + div = ar934x_spi_clk_div(sp, t->speed_hz);
140 + else
141 + div = ar934x_spi_clk_div(sp, spi->max_speed_hz);
142 + if (div < 0) {
143 + stat = -EIO;
144 + goto msg_done;
145 + }
146 +
147 + reg = ioread32(sp->base + AR934X_SPI_REG_CTRL);
148 + reg &= ~AR934X_SPI_CLK_MASK;
149 + reg |= div;
150 + iowrite32(reg, sp->base + AR934X_SPI_REG_CTRL);
151 + iowrite32(0, sp->base + AR934X_SPI_DATAOUT);
152 +
153 + for (trx_done = 0; trx_done < t->len; trx_done += 4) {
154 + trx_cur = t->len - trx_done;
155 + if (trx_cur > 4)
156 + trx_cur = 4;
157 + else if (list_is_last(&t->transfer_list, &m->transfers))
158 + term = 1;
159 +
160 + if (t->tx_buf) {
161 + tx_buf = t->tx_buf + trx_done;
162 + reg = tx_buf[0];
163 + for (i = 1; i < trx_cur; i++)
164 + reg = reg << 8 | tx_buf[i];
165 + iowrite32(reg, sp->base + AR934X_SPI_DATAOUT);
166 + }
167 +
168 + reg = AR934X_SPI_SHIFT_VAL(spi->chip_select, term,
169 + trx_cur * 8);
170 + iowrite32(reg, sp->base + AR934X_SPI_REG_SHIFT_CTRL);
171 + stat = readl_poll_timeout(
172 + sp->base + AR934X_SPI_REG_SHIFT_CTRL, reg,
173 + !(reg & AR934X_SPI_SHIFT_EN), 0, 5);
174 + if (stat < 0)
175 + goto msg_done;
176 +
177 + if (t->rx_buf) {
178 + reg = ioread32(sp->base + AR934X_SPI_DATAIN);
179 + buf = t->rx_buf + trx_done;
180 + for (i = 0; i < trx_cur; i++) {
181 + buf[trx_cur - i - 1] = reg & 0xff;
182 + reg >>= 8;
183 + }
184 + }
185 + }
186 + m->actual_length += t->len;
187 + }
188 +
189 +msg_done:
190 + m->status = stat;
191 + spi_finalize_current_message(master);
192 +
193 + return 0;
194 +}
195 +
196 +static const struct of_device_id ar934x_spi_match[] = {
197 + { .compatible = "qca,ar934x-spi" },
198 + {},
199 +};
200 +MODULE_DEVICE_TABLE(of, ar934x_spi_match);
201 +
202 +static int ar934x_spi_probe(struct platform_device *pdev)
203 +{
204 + struct spi_controller *ctlr;
205 + struct ar934x_spi *sp;
206 + void __iomem *base;
207 + struct clk *clk;
208 + int ret;
209 +
210 + base = devm_platform_ioremap_resource(pdev, 0);
211 + if (IS_ERR(base))
212 + return PTR_ERR(base);
213 +
214 + clk = devm_clk_get(&pdev->dev, NULL);
215 + if (IS_ERR(clk)) {
216 + dev_err(&pdev->dev, "failed to get clock\n");
217 + return PTR_ERR(clk);
218 + }
219 +
220 + ret = clk_prepare_enable(clk);
221 + if (ret)
222 + return ret;
223 +
224 + ctlr = spi_alloc_master(&pdev->dev, sizeof(*sp));
225 + if (!ctlr) {
226 + dev_info(&pdev->dev, "failed to allocate spi controller\n");
227 + return -ENOMEM;
228 + }
229 +
230 + iowrite32(AR934X_SPI_ENABLE, base + AR934X_SPI_REG_FS);
231 +
232 + ctlr->mode_bits = SPI_LSB_FIRST;
233 + ctlr->setup = ar934x_spi_setup;
234 + ctlr->transfer_one_message = ar934x_spi_transfer_one_message;
235 + ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
236 + ctlr->dev.of_node = pdev->dev.of_node;
237 + ctlr->num_chipselect = 3;
238 +
239 + dev_set_drvdata(&pdev->dev, ctlr);
240 +
241 + sp = spi_controller_get_devdata(ctlr);
242 + sp->base = base;
243 + sp->clk = clk;
244 + sp->clk_freq = clk_get_rate(clk);
245 + sp->ctlr = ctlr;
246 +
247 + return devm_spi_register_controller(&pdev->dev, ctlr);
248 +}
249 +
250 +static int ar934x_spi_remove(struct platform_device *pdev)
251 +{
252 + struct spi_controller *ctlr;
253 + struct ar934x_spi *sp;
254 +
255 + ctlr = dev_get_drvdata(&pdev->dev);
256 + sp = spi_controller_get_devdata(ctlr);
257 +
258 + clk_disable_unprepare(sp->clk);
259 +
260 + return 0;
261 +}
262 +
263 +static struct platform_driver ar934x_spi_driver = {
264 + .driver = {
265 + .name = DRIVER_NAME,
266 + .of_match_table = ar934x_spi_match,
267 + },
268 + .probe = ar934x_spi_probe,
269 + .remove = ar934x_spi_remove,
270 +};
271 +
272 +module_platform_driver(ar934x_spi_driver);
273 +
274 +MODULE_DESCRIPTION("SPI controller driver for Qualcomm Atheros AR934x/QCA95xx");
275 +MODULE_AUTHOR("Chuanhong Guo <gch981213@gmail.com>");
276 +MODULE_LICENSE("GPL v2");
277 +MODULE_ALIAS("platform:" DRIVER_NAME);