ramips: convert rt2x00 EEPROM to NVMEM format
[openwrt/staging/hauke.git] / target / linux / ramips / dts / mt7620a_head-weblink_hdrm200.dts
1 // SPDX-License-Identifier: GPL-2.0-or-later OR MIT
2
3 #include "mt7620a.dtsi"
4
5 #include <dt-bindings/gpio/gpio.h>
6 #include <dt-bindings/input/input.h>
7
8 / {
9 compatible = "head-weblink,hdrm200", "ralink,mt7620a-soc";
10 model = "Head Weblink HDRM200";
11
12 aliases {
13 led-boot = &led_system;
14 led-failsafe = &led_system;
15 led-running = &led_system;
16 led-upgrade = &led_system;
17 };
18
19 chosen {
20 bootargs = "console=ttyS1,57600";
21 };
22
23 leds {
24 compatible = "gpio-leds";
25
26 rssi {
27 label = "red:rssi";
28 gpios = <&gpio0 19 GPIO_ACTIVE_LOW>;
29 };
30
31 led_system: system {
32 label = "green:system";
33 gpios = <&gpio1 14 GPIO_ACTIVE_HIGH>;
34 };
35
36 air {
37 label = "green:wifi";
38 gpios = <&gpio3 0 GPIO_ACTIVE_LOW>;
39 };
40 };
41
42 keys {
43 compatible = "gpio-keys";
44
45 wps {
46 label = "wps";
47 gpios = <&gpio0 12 GPIO_ACTIVE_LOW>;
48 linux,code = <KEY_WPS_BUTTON>;
49 };
50
51 reset {
52 label = "reset";
53 gpios = <&gpio0 13 GPIO_ACTIVE_LOW>;
54 linux,code = <KEY_RESTART>;
55 };
56 };
57 };
58
59 &spi0 {
60 status = "okay";
61
62 flash@0 {
63 compatible = "jedec,spi-nor";
64 reg = <0>;
65 spi-max-frequency = <10000000>;
66
67 partitions {
68 compatible = "fixed-partitions";
69 #address-cells = <1>;
70 #size-cells = <1>;
71
72 partition@0 {
73 label = "u-boot";
74 reg = <0x0 0x30000>;
75 read-only;
76 };
77
78 partition@30000 {
79 label = "u-boot-env";
80 reg = <0x30000 0x10000>;
81 read-only;
82 };
83
84 factory: partition@40000 {
85 compatible = "nvmem-cells";
86 label = "factory";
87 reg = <0x40000 0x10000>;
88 #address-cells = <1>;
89 #size-cells = <1>;
90 read-only;
91
92 eeprom_factory_0: eeprom@0 {
93 reg = <0x0 0x200>;
94 };
95
96 macaddr_factory_4: macaddr@4 {
97 reg = <0x4 0x6>;
98 };
99 };
100
101 firmware: partition@50000 {
102 compatible = "denx,uimage";
103 label = "firmware";
104 reg = <0x50000 0xfb0000>;
105 };
106 };
107 };
108 };
109
110 &gpio1 {
111 status = "okay";
112 };
113
114 &gpio3 {
115 status = "okay";
116 };
117
118 &sdhci {
119 status = "okay";
120 };
121
122 &ehci {
123 status = "okay";
124 };
125
126 &ohci {
127 status = "okay";
128 };
129
130 &ethernet {
131 pinctrl-names = "default";
132 pinctrl-0 = <&rgmii1_pins &rgmii2_pins &mdio_pins>;
133
134 nvmem-cells = <&macaddr_factory_4>;
135 nvmem-cell-names = "mac-address";
136
137 port@4 {
138 status = "okay";
139 phy-handle = <&phy4>;
140 phy-mode = "rgmii";
141 };
142
143 port@5 {
144 status = "okay";
145 phy-handle = <&phy5>;
146 phy-mode = "rgmii";
147 };
148
149 mdio-bus {
150 status = "okay";
151
152 phy4: ethernet-phy@4 {
153 reg = <4>;
154 phy-mode = "rgmii";
155 };
156
157 phy5: ethernet-phy@5 {
158 reg = <5>;
159 phy-mode = "rgmii";
160 };
161 };
162 };
163
164 &gsw {
165 mediatek,port4-gmac;
166 mediatek,ephy-base = /bits/ 8 <8>;
167 };
168
169 &wmac {
170 nvmem-cells = <&eeprom_factory_0>;
171 nvmem-cell-names = "eeprom";
172 };
173
174 &state_default {
175 default {
176 groups = "i2c", "uartf", "pa", "spi refclk",
177 "wled";
178 function = "gpio";
179 };
180 };
181
182 &pcie {
183 status = "okay";
184 };
185
186 &pcie0 {
187 wifi@0,0 {
188 compatible = "mediatek,mt76";
189 reg = <0x0000 0 0 0 0>;
190 mediatek,mtd-eeprom = <&factory 0x8000>;
191 ieee80211-freq-limit = <5000000 6000000>;
192 };
193 };
194
195 &uart {
196 status = "okay";
197 };