mediatek: add new layout for Xiaomi Redmi Router AX6000 for OpenWrt U-Boot
[openwrt/staging/noltari.git] / target / linux / mediatek / dts / mt7986a-xiaomi-redmi-router-ax6000.dtsi
1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2
3 /dts-v1/;
4 #include <dt-bindings/input/input.h>
5 #include <dt-bindings/gpio/gpio.h>
6 #include <dt-bindings/leds/common.h>
7
8 #include "mt7986a.dtsi"
9
10 / {
11 aliases {
12 serial0 = &uart0;
13 led-boot = &led_status_rgb;
14 led-failsafe = &led_status_rgb;
15 led-running = &led_status_rgb;
16 led-upgrade = &led_status_rgb;
17 };
18
19 chosen {
20 stdout-path = "serial0:115200n8";
21 };
22
23 memory {
24 reg = <0 0x40000000 0 0x20000000>;
25 };
26
27 keys {
28 compatible = "gpio-keys";
29
30 reset {
31 label = "reset";
32 gpios = <&pio 9 GPIO_ACTIVE_LOW>;
33 linux,code = <KEY_RESTART>;
34 };
35
36 mesh {
37 label = "mesh";
38 gpios = <&pio 10 GPIO_ACTIVE_LOW>;
39 linux,code = <BTN_9>;
40 linux,input-type = <EV_SW>;
41 };
42 };
43 };
44
45 &eth {
46 status = "okay";
47
48 gmac0: mac@0 {
49 compatible = "mediatek,eth-mac";
50 reg = <0>;
51 phy-mode = "2500base-x";
52
53 nvmem-cells = <&macaddr_factory_4>;
54 nvmem-cell-names = "mac-address";
55 mac-address-increment = <(-1)>;
56
57 fixed-link {
58 speed = <2500>;
59 full-duplex;
60 pause;
61 };
62 };
63
64 mdio: mdio-bus {
65 #address-cells = <1>;
66 #size-cells = <0>;
67 };
68 };
69
70 &mdio {
71 switch: switch@0 {
72 compatible = "mediatek,mt7531";
73 reg = <31>;
74 reset-gpios = <&pio 5 GPIO_ACTIVE_HIGH>;
75 interrupt-controller;
76 #interrupt-cells = <1>;
77 interrupt-parent = <&pio>;
78 interrupts = <66 IRQ_TYPE_LEVEL_HIGH>;
79 };
80 };
81
82 &pio {
83 spi_flash_pins: spi-flash-pins-33-to-38 {
84 mux {
85 function = "spi";
86 groups = "spi0", "spi0_wp_hold";
87 };
88 conf-pu {
89 pins = "SPI2_CS", "SPI2_HOLD", "SPI2_WP";
90 drive-strength = <8>;
91 mediatek,pull-up-adv = <0>; /* bias-disable */
92 };
93 conf-pd {
94 pins = "SPI2_CLK", "SPI2_MOSI", "SPI2_MISO";
95 drive-strength = <8>;
96 mediatek,pull-down-adv = <0>; /* bias-disable */
97 };
98 };
99
100 spi_led_pins: spic-pins-29-to-32 {
101 mux {
102 function = "spi";
103 groups = "spi1_2";
104 };
105 };
106
107 wf_2g_5g_pins: wf_2g_5g-pins {
108 mux {
109 function = "wifi";
110 groups = "wf_2g", "wf_5g";
111 };
112 conf {
113 pins = "WF0_HB1", "WF0_HB2", "WF0_HB3", "WF0_HB4",
114 "WF0_HB0", "WF0_HB0_B", "WF0_HB5", "WF0_HB6",
115 "WF0_HB7", "WF0_HB8", "WF0_HB9", "WF0_HB10",
116 "WF0_TOP_CLK", "WF0_TOP_DATA", "WF1_HB1",
117 "WF1_HB2", "WF1_HB3", "WF1_HB4", "WF1_HB0",
118 "WF1_HB5", "WF1_HB6", "WF1_HB7", "WF1_HB8",
119 "WF1_TOP_CLK", "WF1_TOP_DATA";
120 drive-strength = <4>;
121 };
122 };
123 };
124
125 &spi0 {
126 pinctrl-names = "default";
127 pinctrl-0 = <&spi_flash_pins>;
128 status = "okay";
129
130 spi_nand_flash: flash@0 {
131 compatible = "spi-nand";
132 #address-cells = <1>;
133 #size-cells = <1>;
134 reg = <0>;
135
136 spi-max-frequency = <20000000>;
137 spi-tx-buswidth = <4>;
138 spi-rx-buswidth = <4>;
139
140 partitions: partitions {
141 compatible = "fixed-partitions";
142 #address-cells = <1>;
143 #size-cells = <1>;
144
145 partition@0 {
146 label = "BL2";
147 reg = <0x0 0x100000>;
148 read-only;
149 };
150
151 partition@100000 {
152 label = "Nvram";
153 reg = <0x100000 0x40000>;
154 };
155
156 partition@140000 {
157 label = "Bdata";
158 reg = <0x140000 0x40000>;
159 };
160
161 factory: partition@180000 {
162 label = "Factory";
163 reg = <0x180000 0x200000>;
164 read-only;
165
166 compatible = "nvmem-cells";
167 #address-cells = <1>;
168 #size-cells = <1>;
169
170 macaddr_factory_4: macaddr@4 {
171 reg = <0x4 0x6>;
172 };
173 };
174
175 partition@380000 {
176 label = "FIP";
177 reg = <0x380000 0x200000>;
178 read-only;
179 };
180 };
181 };
182 };
183
184 &spi1 {
185 pinctrl-names = "default";
186 pinctrl-0 = <&spi_led_pins>;
187 status = "okay";
188
189 ws2812b@0 {
190 #address-cells = <1>;
191 #size-cells = <0>;
192 compatible = "worldsemi,ws2812b";
193 reg = <0>;
194 spi-max-frequency = <3000000>;
195
196 led_status_rgb: led@0 {
197 reg = <0>;
198 label = "rgb:status";
199 color-index = <LED_COLOR_ID_RED LED_COLOR_ID_GREEN LED_COLOR_ID_BLUE>;
200 };
201
202 led_network_rgb: led@1 {
203 reg = <1>;
204 label = "rgb:network";
205 color-index = <LED_COLOR_ID_RED LED_COLOR_ID_GREEN LED_COLOR_ID_BLUE>;
206 };
207 };
208 };
209
210 &switch {
211 ports {
212 #address-cells = <1>;
213 #size-cells = <0>;
214
215 port@1 {
216 reg = <1>;
217 label = "lan4";
218 };
219
220 port@2 {
221 reg = <2>;
222 label = "lan3";
223 };
224
225 port@3 {
226 reg = <3>;
227 label = "lan2";
228 };
229
230 port@4 {
231 reg = <4>;
232 label = "wan";
233 };
234
235 port@6 {
236 reg = <6>;
237 label = "cpu";
238 ethernet = <&gmac0>;
239 phy-mode = "2500base-x";
240
241 fixed-link {
242 speed = <2500>;
243 full-duplex;
244 pause;
245 };
246 };
247 };
248 };
249
250 &wmac {
251 status = "okay";
252 pinctrl-names = "default";
253 pinctrl-0 = <&wf_2g_5g_pins>;
254
255 mediatek,mtd-eeprom = <&factory 0x0>;
256 };
257
258 &uart0 {
259 status = "okay";
260 };