5974802df02a8ff8e145decb8c2f176bb288be88
[openwrt/staging/nbd.git] / target / linux / mediatek / dts / mt7986a-xiaomi-redmi-router-ax6000.dtsi
1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2
3 /dts-v1/;
4 #include <dt-bindings/input/input.h>
5 #include <dt-bindings/gpio/gpio.h>
6 #include <dt-bindings/leds/common.h>
7
8 #include "mt7986a.dtsi"
9
10 / {
11 aliases {
12 serial0 = &uart0;
13 led-boot = &led_status_rgb;
14 led-failsafe = &led_status_rgb;
15 led-running = &led_status_rgb;
16 led-upgrade = &led_status_rgb;
17 };
18
19 chosen {
20 stdout-path = "serial0:115200n8";
21 };
22
23 memory {
24 reg = <0 0x40000000 0 0x20000000>;
25 };
26
27 keys {
28 compatible = "gpio-keys";
29
30 reset {
31 label = "reset";
32 gpios = <&pio 9 GPIO_ACTIVE_LOW>;
33 linux,code = <KEY_RESTART>;
34 };
35
36 mesh {
37 label = "mesh";
38 gpios = <&pio 10 GPIO_ACTIVE_LOW>;
39 linux,code = <BTN_9>;
40 linux,input-type = <EV_SW>;
41 };
42 };
43 };
44
45 &crypto {
46 status = "okay";
47 };
48
49 &eth {
50 status = "okay";
51
52 gmac0: mac@0 {
53 compatible = "mediatek,eth-mac";
54 reg = <0>;
55 phy-mode = "2500base-x";
56
57 nvmem-cells = <&macaddr_factory_4>;
58 nvmem-cell-names = "mac-address";
59 mac-address-increment = <(-1)>;
60
61 fixed-link {
62 speed = <2500>;
63 full-duplex;
64 pause;
65 };
66 };
67
68 mdio: mdio-bus {
69 #address-cells = <1>;
70 #size-cells = <0>;
71 };
72 };
73
74 &mdio {
75 switch: switch@1f {
76 compatible = "mediatek,mt7531";
77 reg = <31>;
78 reset-gpios = <&pio 5 GPIO_ACTIVE_HIGH>;
79 interrupt-controller;
80 #interrupt-cells = <1>;
81 interrupt-parent = <&pio>;
82 interrupts = <66 IRQ_TYPE_LEVEL_HIGH>;
83 };
84 };
85
86 &pio {
87 spi_flash_pins: spi-flash-pins-33-to-38 {
88 mux {
89 function = "spi";
90 groups = "spi0", "spi0_wp_hold";
91 };
92 conf-pu {
93 pins = "SPI2_CS", "SPI2_HOLD", "SPI2_WP";
94 drive-strength = <8>;
95 mediatek,pull-up-adv = <0>; /* bias-disable */
96 };
97 conf-pd {
98 pins = "SPI2_CLK", "SPI2_MOSI", "SPI2_MISO";
99 drive-strength = <8>;
100 mediatek,pull-down-adv = <0>; /* bias-disable */
101 };
102 };
103
104 spi_led_pins: spic-pins-29-to-32 {
105 mux {
106 function = "spi";
107 groups = "spi1_2";
108 };
109 };
110
111 wf_2g_5g_pins: wf_2g_5g-pins {
112 mux {
113 function = "wifi";
114 groups = "wf_2g", "wf_5g";
115 };
116 conf {
117 pins = "WF0_HB1", "WF0_HB2", "WF0_HB3", "WF0_HB4",
118 "WF0_HB0", "WF0_HB0_B", "WF0_HB5", "WF0_HB6",
119 "WF0_HB7", "WF0_HB8", "WF0_HB9", "WF0_HB10",
120 "WF0_TOP_CLK", "WF0_TOP_DATA", "WF1_HB1",
121 "WF1_HB2", "WF1_HB3", "WF1_HB4", "WF1_HB0",
122 "WF1_HB5", "WF1_HB6", "WF1_HB7", "WF1_HB8",
123 "WF1_TOP_CLK", "WF1_TOP_DATA";
124 drive-strength = <4>;
125 };
126 };
127 };
128
129 &spi0 {
130 pinctrl-names = "default";
131 pinctrl-0 = <&spi_flash_pins>;
132 status = "okay";
133
134 spi_nand_flash: flash@0 {
135 compatible = "spi-nand";
136 #address-cells = <1>;
137 #size-cells = <1>;
138 reg = <0>;
139
140 spi-max-frequency = <20000000>;
141 spi-tx-bus-width = <4>;
142 spi-rx-bus-width = <4>;
143
144 partitions: partitions {
145 compatible = "fixed-partitions";
146 #address-cells = <1>;
147 #size-cells = <1>;
148
149 partition@0 {
150 label = "BL2";
151 reg = <0x0 0x100000>;
152 read-only;
153 };
154
155 partition@100000 {
156 label = "Nvram";
157 reg = <0x100000 0x40000>;
158 };
159
160 partition@140000 {
161 label = "Bdata";
162 reg = <0x140000 0x40000>;
163 };
164
165 factory: partition@180000 {
166 label = "Factory";
167 reg = <0x180000 0x200000>;
168 read-only;
169
170 nvmem-layout {
171 compatible = "fixed-layout";
172 #address-cells = <1>;
173 #size-cells = <1>;
174
175 macaddr_factory_4: macaddr@4 {
176 reg = <0x4 0x6>;
177 };
178 };
179 };
180
181 partition@380000 {
182 label = "FIP";
183 reg = <0x380000 0x200000>;
184 read-only;
185 };
186 };
187 };
188 };
189
190 &spi1 {
191 pinctrl-names = "default";
192 pinctrl-0 = <&spi_led_pins>;
193 status = "okay";
194
195 ws2812b@0 {
196 #address-cells = <1>;
197 #size-cells = <0>;
198 compatible = "worldsemi,ws2812b";
199 reg = <0>;
200 spi-max-frequency = <3000000>;
201
202 led_status_rgb: led@0 {
203 reg = <0>;
204 label = "rgb:status";
205 color-index = <LED_COLOR_ID_RED LED_COLOR_ID_GREEN LED_COLOR_ID_BLUE>;
206 };
207
208 led_network_rgb: led@1 {
209 reg = <1>;
210 label = "rgb:network";
211 color-index = <LED_COLOR_ID_RED LED_COLOR_ID_GREEN LED_COLOR_ID_BLUE>;
212 };
213 };
214 };
215
216 &switch {
217 ports {
218 #address-cells = <1>;
219 #size-cells = <0>;
220
221 port@1 {
222 reg = <1>;
223 label = "lan4";
224 };
225
226 port@2 {
227 reg = <2>;
228 label = "lan3";
229 };
230
231 port@3 {
232 reg = <3>;
233 label = "lan2";
234 };
235
236 port@4 {
237 reg = <4>;
238 label = "wan";
239 };
240
241 port@6 {
242 reg = <6>;
243 ethernet = <&gmac0>;
244 phy-mode = "2500base-x";
245
246 fixed-link {
247 speed = <2500>;
248 full-duplex;
249 pause;
250 };
251 };
252 };
253 };
254
255 &trng {
256 status = "okay";
257 };
258
259 &uart0 {
260 status = "okay";
261 };
262
263 &watchdog {
264 status = "okay";
265 };
266
267 &wifi {
268 status = "okay";
269 pinctrl-names = "default";
270 pinctrl-0 = <&wf_2g_5g_pins>;
271
272 mediatek,mtd-eeprom = <&factory 0x0>;
273 };
274
275 &uart0 {
276 status = "okay";
277 };