c16258ce324a8465c6821660d9d1854ed5cb70c5
[openwrt/staging/mkresin.git] / target / linux / ipq806x / patches / 0090-ARM-dts-msm-Add-SDHC-controller-nodes-for-MSM8974-an.patch
1 From 6632619d49f0f90c4d74caad67749864f154cae4 Mon Sep 17 00:00:00 2001
2 From: Georgi Djakov <gdjakov@mm-sol.com>
3 Date: Fri, 31 Jan 2014 16:21:56 +0200
4 Subject: [PATCH 090/182] ARM: dts: msm: Add SDHC controller nodes for MSM8974
5 and DB8074 board
6
7 Add support for the 2 SDHC controllers on the DB8074 board. The first
8 controller (at 0xf9824900) is connected to an on board soldered eMMC.
9 The second controller (at 0xf98a4900) is connected to a uSD card slot.
10
11 Signed-off-by: Georgi Djakov <gdjakov@mm-sol.com>
12 Signed-off-by: Kumar Gala <galak@codeaurora.org>
13 ---
14 arch/arm/boot/dts/qcom-apq8074-dragonboard.dts | 13 +++++++++++++
15 arch/arm/boot/dts/qcom-msm8974.dtsi | 22 ++++++++++++++++++++++
16 2 files changed, 35 insertions(+)
17
18 diff --git a/arch/arm/boot/dts/qcom-apq8074-dragonboard.dts b/arch/arm/boot/dts/qcom-apq8074-dragonboard.dts
19 index 13ac3e2..92320c4 100644
20 --- a/arch/arm/boot/dts/qcom-apq8074-dragonboard.dts
21 +++ b/arch/arm/boot/dts/qcom-apq8074-dragonboard.dts
22 @@ -3,4 +3,17 @@
23 / {
24 model = "Qualcomm APQ8074 Dragonboard";
25 compatible = "qcom,apq8074-dragonboard", "qcom,apq8074";
26 +
27 + soc: soc {
28 + sdhci@f9824900 {
29 + bus-width = <8>;
30 + non-removable;
31 + status = "ok";
32 + };
33 +
34 + sdhci@f98a4900 {
35 + cd-gpios = <&msmgpio 62 0x1>;
36 + bus-width = <4>;
37 + };
38 + };
39 };
40 diff --git a/arch/arm/boot/dts/qcom-msm8974.dtsi b/arch/arm/boot/dts/qcom-msm8974.dtsi
41 index 23aa387..c530a33 100644
42 --- a/arch/arm/boot/dts/qcom-msm8974.dtsi
43 +++ b/arch/arm/boot/dts/qcom-msm8974.dtsi
44 @@ -192,6 +192,28 @@
45 clock-names = "core", "iface";
46 };
47
48 + sdhci@f9824900 {
49 + compatible = "qcom,sdhci-msm-v4";
50 + reg = <0xf9824900 0x11c>, <0xf9824000 0x800>;
51 + reg-names = "hc_mem", "core_mem";
52 + interrupts = <0 123 0>, <0 138 0>;
53 + interrupt-names = "hc_irq", "pwr_irq";
54 + clocks = <&gcc GCC_SDCC1_APPS_CLK>, <&gcc GCC_SDCC1_AHB_CLK>;
55 + clock-names = "core", "iface";
56 + status = "disabled";
57 + };
58 +
59 + sdhci@f98a4900 {
60 + compatible = "qcom,sdhci-msm-v4";
61 + reg = <0xf98a4900 0x11c>, <0xf98a4000 0x800>;
62 + reg-names = "hc_mem", "core_mem";
63 + interrupts = <0 125 0>, <0 221 0>;
64 + interrupt-names = "hc_irq", "pwr_irq";
65 + clocks = <&gcc GCC_SDCC2_APPS_CLK>, <&gcc GCC_SDCC2_AHB_CLK>;
66 + clock-names = "core", "iface";
67 + status = "disabled";
68 + };
69 +
70 rng@f9bff000 {
71 compatible = "qcom,prng";
72 reg = <0xf9bff000 0x200>;
73 --
74 1.7.10.4
75